# CSCI 592 LAB ASSIGNMENT – 10

Written by

## **DINESH SEVETI**

Date: 04-26-2025

#### Finite State Machine Diagram



#### **Control Signals for Each State:**

| Control Signats for Each State.              |                |         |          |                |        |          |          |         |         |       |                 |
|----------------------------------------------|----------------|---------|----------|----------------|--------|----------|----------|---------|---------|-------|-----------------|
| State                                        | <b>PCWrite</b> | MemRead | MemWrite | <b>IRWrite</b> | RegDst | MemtoReg | RegWrite | ALUSrcA | ALUSrcB | ALUOp | <b>PCSource</b> |
| S0 (Instruction<br>Fetch)                    | 1              | 1       | 0        | 1              | X      | X        | 0        | 0       | 01      | 00    | 00              |
| S1 (Instruction<br>Decode)                   | 0              | 0       | 0        | 0              | X      | Х        | 0        | 0       | 11      | 00    | 00              |
| S2 (Memory<br>Address<br>Computation)        | 0              | 0       | 0        | 0              | X      | X        | 0        | 1       | 10      | 00    | 00              |
| S3 (Memory<br>Read - LW)                     | 0              | 1       | 0        | 0              | X      | X        | 0        | 0       | 00      | 00    | 00              |
| S4 (Memory<br>Write - SW)                    | 0              | 0       | 1        | 0              | X      | X        | 0        | 0       | 00      | 00    | 00              |
| S5 (Memory<br>Read → Register<br>Write - LW) | 0              | 0       | 0        | 0              | 0      | 1        | 1        | 0       | 00      | 00    | 00              |
| S6 (Execute ALU<br>Operation - R-<br>type)   |                | 0       | 0        | 0              | X      | X        | 0        | 1       | 00      | 10    | 00              |
| S7 (Write-back<br>ALU Result - R-<br>type)   |                | 0       | 0        | 0              | 1      | 0        | 1        | 0       | 00      | 00    | 00              |
| S8 (Branch<br>Completion -<br>BEQ)           | 0              | 0       | 0        | 0              | X      | X        | 0        | 1       | 00      | 01    | 01              |

| State                                   | PCWrite | MemRead | MemWrite | IRWrite | RegDst | MemtoReg | RegWrite | ALUSrcA | ALUSrcB | ALUOp | PCSource |
|-----------------------------------------|---------|---------|----------|---------|--------|----------|----------|---------|---------|-------|----------|
| S9 (Jump<br>Completion -<br>JUMP)       | 1       | 0       | 0        | 0       | X      | X        | 0        | 0       | 00      | 00    | 10       |
| S10 (Immediate<br>Execution -<br>ADDI)  | 0       | 0       | 0        | 0       | X      | X        | 0        | 1       | 10      | 00    | 00       |
| S11 (Immediate<br>Write-Back -<br>ADDI) | 0       | 0       | 0        | 0       | 0      | 0        | 1        | 0       | 00      | 00    | 00       |

### Control signals to Boolean equations

| <b>Control Signal</b> | Boolean Equation                                           |  |  |  |  |  |
|-----------------------|------------------------------------------------------------|--|--|--|--|--|
| PCWrite               | (State = S0) + (State = S9)                                |  |  |  |  |  |
| MemRead               | (State = S0) + (State = S3)                                |  |  |  |  |  |
| MemWrite              | (State = S4)                                               |  |  |  |  |  |
| IRWrite               | (State = S0)                                               |  |  |  |  |  |
| RegDst                | (State = S7)                                               |  |  |  |  |  |
| MemtoReg              | (State = S5)                                               |  |  |  |  |  |
| RegWrite              | (State = S5) + (State = S7) + (State = S11)                |  |  |  |  |  |
| ALUSrcA               | (State = S2) + (State = S6) + (State = S8) + (State = S10) |  |  |  |  |  |
| ALUSrcB[1]            | (State = S1) + (State = S2) + (State = S10)                |  |  |  |  |  |
| ALUSrcB[0]            | (State = S0) + (State = S1) + (State = S2)                 |  |  |  |  |  |
| ALUOp[1]              | (State = S6)                                               |  |  |  |  |  |
| ALUOp[0]              | (State = S8)                                               |  |  |  |  |  |
| PCSource[1]           | (State = S9)                                               |  |  |  |  |  |
| PCSource[0]           | (State = S8)                                               |  |  |  |  |  |

## **State Equations:**

| State                          | y3 y2 y1 y0 |
|--------------------------------|-------------|
| S0 (Instruction Fetch)         | 0000        |
| S1 (Instruction Decode)        | 0001        |
| S2 (Mem Address Computation)   | 0010        |
| S3 (Mem Read)                  | 0011        |
| S4 (Mem Write)                 | 0100        |
| S5 (Mem Read → Register Write) | 0101        |
| S6 (Execute ALU - R-type)      | 0110        |
| S7 (Write-Back R-type)         | 0111        |

| State                      | y3 y2 y1 y0 |
|----------------------------|-------------|
| S8 (Branch Completion)     | 1000        |
| S9 (Jump Completion)       | 1001        |
| S10 (Execute Immediate)    | 1010        |
| S11 (Write-Back Immediate) | 1011        |

#### Programmable Logic Array diagram

